

LECTURE 25:

INSIDES OF A MODULE

Presented by:

STANLEY MBEWE



#### OUTLINE OF LECTURE

- Recap of the module
- Filenames in Verilog
- The top level module (TLM)
- Module ports
- Instantiating modules
- Recommended coding style
- Basic constructs always@ and friends
- Verilog programming take-home activity

#### MODULE (RECAP)

Last lecture the module syntax was introduced. Here's a recap...

Start off planning the CLB block and its interface...



Then put together the module declaration giving suitable port names

#### Alternatively:

Verilog2001

```
module AND2(input A,B, output C);
// start the implementation:
assign C = A & B;
endmodule

You could add some
comments to improve
readability
```

#### MODULE FILE NAMES

- Verilog files have a .v extension
- Purists say each module should be in it's own .v file named according to the module name (e.g. if you implement a function called myadder you would put it in a file called myadder.v)
- The Verilog build system works much like Pascal.
  - The 'compliler' will read all the \*.v file you list.
  - Modules will all be in global space, so you don't need to use things like #include

#### TOP LEVEL MODULE

- The top level module (TLM) is the parent of all other modules (also called Top Level Entity if you are using VHDL).
- In the compiler you need to specify the top level module.
- The Verilog compiler will decide what other modules need to be compiled and connected up so that your design can be compiled.



#### **MODULE PORTS**

- The 'parameter list' (in the brackets after module) is more correctly termed the 'port list'
- The tradition is to list input ports first and then output ports. Makes reading of code easier. i.e.:

Syntax:

ModuleName ( <input\_ports> <output\_ports>);

#### Here's an example showing this structure:



```
module mygate (
reset, // reset line if used clk, // clock input xout, // I bit output ain ); // a I bit input // define inputs: input reset, clk, ain; // define outputs: output xout; ... rest of implementation ... endmodule
```

#### REGISTERED OUTPUT PORT

- This is an output port that holds its value.
- It is an essential feature needed to construct things like timers and flip flops that need to have some memory

## Now you know modules from the outside...

But what do you do about their insides?



### PREVIOUS CLASS/TAKEHOME EXERCISE

Pseudo code thinking exercise... (see EEE3096S-L24-Activity.pdf)
Remember how a multiplexer is made using AND, NOT and OR gates?



I know you don't know the full Verilog code yet, but you know there are registers and wires that connect things (i.e. other modules) up. Experiment with your own pseudocode on how you might express this circuit as code. You could just use binary expressions and that would likely be close enough.

We will revisit this next lecture, using actual Verilog.

### MY SAMPLE SOLUTION IN PSEUDO CODE

```
// Multiplexer implemented using gates only
start module mux2to l
{
  inputs: a,b,sel.
  output: y.
  wires: sel,asel,bsel,invsel;
  invsel = ~sel; // not
  asel = a & invsel; // and these together, save to asel
  bsel = b & sel; // and these also, save to bsel
  y = asel | bsel; // or these lines together for output
}
```

#### Comments/questions:

Q: Would you get marks for this in a test if asked for Verilog?

A: Maybe some marks for showing some logic and understanding but you'd miss out a fair bit if not proper Verilog and appropriate syntax.

Why this approach: I want you to think more about the process and action of converting circuit to text, before diving down into syntax issues.

Let us now see proper solution in Verilog....

#### INSTANTIATING MODULES

- Modules are built from other modules and/or from built-in modules. These other modules are instantiated in the module you are implementing.
- Syntax for instantiation of a module:

<module name> <instance name> (<arguments>)

```
// Multiplexer implemented using gates only*
       module mux2to I (a,b,sel,y);
                                                        U inv
         input a,b,sel;
                                           sel
                                                                 U anda
         output y;
                                                                       asel
                                                                           U or
        wire sel, asel, bsel, invsel;
                                             а
         not U_inv (invsel,sel);
        and U_anda (asel,a,invsel),
Module
           U_andb (bsel,b,sel);
instance
                                                                 U andb
                                        Port mapping (like
         or U_or (y,asel,bsel);
names
                                        arguments in a C
       endmodule
                                        function call)
```

<sup>\*</sup> Based on source: <a href="http://www.asic-world.com/code/hdl\_models/mux\_2tol\_gates.v">http://www.asic-world.com/code/hdl\_models/mux\_2tol\_gates.v</a>

#### INSTANTIATING MODULES

```
Why give instances names?

In Verilog 2001 you can do:

module mux2to1 (input a, input b, input sel, output y);

...

and (asel,a,invsel), // can have unnamed instance
...

endmodule
```

Major reason for putting a name in is when it comes to debugging: Xilinx tends to assign instance names arbitrarily, like the and above might be called XXYY01 and then you might get a error message saying something like "cannot connect signals to XXYY01" and then you spend ages trying to track down which gate is giving the problem.

#### VERILOG PRIMITIVE GATES

#### **Examples:**

Bit shifting and bit reordering we will discuss in a later lecture...

<sup>\*</sup>These operators are not always implemented you may need to import libraries.

#### VERILOG RECOMMENDED CODING STYLES

- √ Consistent indentation
- ✓ Align code vertically on the = operator
- √ Use meaningful variable names
- ✓ Include comments (i.e. C-style // or /\*\*/)
  - brief descriptions, reference to documents
  - Can also be used to assist in separating parts of the code (e.g. indicate row of /\*\*\*\*\*/ to separate different module implementations)

### **Basic Constructs**



always@ and friends

#### THE ALWAYS@

- The always@ expression is used to signal that the next block will contain procedural code
- Syntax:

```
always @ (<sensitivity list>)
   <statement>;
OR:
 always @ (<sensitivity list>)
  begin
   <statement>;
   <statement>;
  end
Example:
        always @ (posedge clk)
          count <= count + 1;
```

#### ASSIGNMENT STATEMENT

- Consider a and b are register, and a=1 initially
- Blocking assignment (in an always block)

assign a = a + 1; After this statement a will be 2

assign b = a + 1; After this statement b will be 3

These are done sequentially

Non-backing (or parallel) assignment

assign  $a \le a + 1$ ; Both these statements will happen at the

assign  $b \le a + 1$ ; same time. The value of a register will

change only after the operation completes.

Therefore:

At the end of both instructions a will be 2

and b will also be 2.

#### IF AND ELSE IF STATEMENT

 The if statement is a procedure statement to be used in an always block

```
always @ (*)
  if (condition)
    begin
       dosomething;
  end
end // end if
```

#### Example:

```
always @ (posedge clk)
if (reset == 1'b1) begin
  onled <= 0;
end else begin
  onled <= 1;
end</pre>
```

```
always @ (*)
  if (condition)
    begin
       dosomething;
  end
  else if (condition)
    begin
       dosomethingelse;
  end
  else begin
    doanotherthing;
  end
```

#### CODE EXAMPLE : MUX

```
An example of good coding style ...
                                                                   Do get into a habit of
                                                                   providing a preamble
                                                                   for each file.
  // Design Name : mux using assign
  // File Name : mux using assign.v
  // Function : 2:1 Mux using Assign
                                                                   Do make use of divider
  // Coder : Deepak Kumar Tala
                                                                   lines to separate
                                                                   different pieces of the
 module mux using assign (
                                                                   code
                                           Do try to provide
    din 0 , // Mux first input
                                           useful comments
    din 1 , // Mux second input
                                           especially if the
    sel , // Select input
                                           argument names are
    mux out // Mux output
                                           not very obvious
  );
                                                    For older versions of Verilog
  //-----Input Ports-----
                                                     (before 2001) you need to put
 input din 0, din 1, sel;
                                                     datatypes after the declaration,
  //----Output Ports-----
                                                     but I strongly encourage you to
 output mux out;
                                                     clearly separate input and output
  //----Internal Connections-----
                                                     (and bidir) ports clearly
 wire mux out;
  //-----Code Start-----
 assign mux_out = (sel) ? din_1 : din_0;
                                              I like a comment to clearly
                                              indicate the end of the module
 endmodule // end of module mux
                                              implementation
```

Adapted from source: <a href="http://www.asic-world.com/code/hdl\_models/mux\_using\_assign.v">http://www.asic-world.com/code/hdl\_models/mux\_using\_assign.v</a>

Try it on EDA Playground: <a href="https://www.edaplayground.com/">https://www.edaplayground.com/</a> (run HDL code using online simulators)

# Building a module is all very well...



But how do we know that it will work, will do what we expect it to do, that it meets the specifications?

. . .

## That's where the Testbench is used...



#### HDL TESTBENCH

- In the HDL nomenclature a testbench refers to code that will exercise and test the 'module under test' i.e. the module you have implemented.
- The values you set to the ports to do the testing are called test vectors or testing sequences.
- A testbench is basically another Verilog module that will implement the module under test. But it might be a non-synthesizable module that works only within a simulator.
- By all means you can also have a testbench that will run on the physical FPGA platform, but most are used in simulation
- Can have many different testbenchs, e.g.

Test a variety of test vectors; Test different clock rates (speeds); Test exceptions; etc.

#### TOWARDS A TESTBENCH EXAMPLE...

## That's where the Testbench is used...



Verilog 4-bit counter with testbench

The test bench we will only get to later once we have something to test!

### Homework/Thinking Point

- Next lecture we will focus on developing a 4-bit counter.
- Read over the description on the next slide and thinking about how you would develop a Verilog module to implement this
- Next lecture we will finish off this activity in class

A 4-bit counter!



#### COUNTER DESIGN

Before you jump into coding, you should do some design...

Let's think about what a 4-bit counter needs and how to implement it...

- (I) A module Counter Operation:
- (2) interfaces: some inputs... reset and clock
- (3) interfaces: an output... count value
- (4) Maybe further embellishments ... like enable line
- When the reset line is high the count value is set to 0
- If enable is high and there is a positive edge on clk then the count increments
  - The count output gives the count value.

reset \_\_\_\_\_ the count the count clk \_\_\_\_\_ count enable \_\_\_\_\_

OK, that sounds like enough for now.. Now it's over to you to think how to do it in Verilog.

#### TODO

### Complete the design of the counter module and try to implement it in Verilog for next lecture.

Think of the test vectors to write to the ports and what outputs you should get.

(it's only about 5-10 minutes of pen-on-paper effort)

Next lecture you can see a sample solution and then we will explore simulation commands (which you need to make the simulator show results) and to implement a testbench.

#### Further suggestions:

Think about the testbench interface (is one actually needed for a testbench?); How would you instantiate the counter in the testbench?